p
pmaddhyeshia

Preeti

@pmaddhyeshia

VLSI Engineer, Verilog, SV, UVM

India
Engels, Hindi
Sommige informatie wordt in het Engels weergegeven.
Over mij
I am a VLSI engineer with MTech in VLSI Design and CDAC certification. I have hands-on experience in Verilog, SystemVerilog, and basic verification. I help students and professionals with: VLSI assignments and projects Verilog/SystemVerilog coding Testbench development UVM basics and debugging Simulation and error fixing I focus on delivering accurate and high-quality work within deadlines. Feel free to contact me before placing an order.... Lees meer

Skills

p
pmaddhyeshia
Preeti
offline • 
Gemiddelde reactietijd: 1 uur

Bekijk mijn diensten

Geïntegreerde systemen en IoT
I will in verilog, digital design, system verilog and uvm tasks

Werkervaring

Verification Engineer

Alpha - Numero a Quest Global

Nov 2024 - Apr 20255 mos

I worked as a Trainee Verification Engineer where I gained hands-on experience in Verilog and SystemVerilog. I have successfully worked on design and verification of: RAM (Random Access Memory) Synchronous FIFO My work included writing RTL code, developing basic testbenches, performing simulations, and debugging design issues. I also gained understanding of functional verification concepts and waveform analysis. I am confident in handling VLSI design and verification tasks with accuracy. I have successfully completed design and verification projects including RAM and Synchronous FIFO using Verilog/SystemVerilog. These projects helped me build strong skills in RTL design, debugging, and simulation. I have also completed MTech in VLSI Design and CDAC certification, strengthening my technical foundation.